skip to content
RVCore Project
User Tools
Log In
Site Tools
Search
Tools
Show page
Old revisions
Backlinks
Recent Changes
Media Manager
Sitemap
Log In
>
Recent Changes
Media Manager
Sitemap
Trace:
start
**You've loaded an old revision of the document!** If you save it, you will create a new version with this data.
Media Files
# RVCore Project, Arch Lab, Tokyo Tech The RVCore Project is a research and development project of the RISC-V soft processor highly optimized for FPGAs. **RVCoreP** (**R**ISC-**V** **Core** **P**ipelined version) is one of the RISC-V soft processor cores of the RVCore Project. It is an optimized RISC-V soft processor of five-stage pipelining. {{:rvcorep.png?nolink&600|}} **RVCoreP supports the following FPGA boards!** - [[https://reference.digilentinc.com/reference/programmable-logic/nexys-4-ddr/reference-manual|Nexys 4 DDR board]] with Xilinx Artix-7 FPGA - [[https://reference.digilentinc.com/reference/programmable-logic/arty-a7/reference-manual|Arty A7-35T board]] with Xilinx Artix-7 FPGA ## What's new - 2020/06/25 : Released Ver.0.5.3 and support the Arty A7-35T FPGA board - [[old2|2020/05/18]] : Add [[binary|the page]] how to build the RISC-V cross compiler and RISC-V binary files - 2020/05/17 : Change of web page structure and release of Ver.0.5.1 - [[old1|2020/05/03]] : Added the setting method about New-line code - 2020/03/04 : This page is released about Ver.0.4.6 !
Save
Preview
Cancel
Edit summary
Note: By editing this page you agree to license your content under the following license:
CC Attribution-Share Alike 4.0 International
start.1726993392.txt.gz
· Last modified: 2024/09/22 17:23 by
kise
Page Tools
Show page
Old revisions
Backlinks
Back to top